半导体学报(英文版)2012,Vol.33Issue(7):94-101,8.DOI:10.1088/1674-4926/33/7/075006
A 2-mW 50-dB DR wideband hybrid AGC for a GNSS receiver in 65 nm CMOS
A 2-mW 50-dB DR wideband hybrid AGC for a GNSS receiver in 65 nm CMOS
摘要
Abstract
A low-power wideband hybrid automatic gain control (AGC) loop for a GNSS receiver is presented.Single AGC in the I/Q path is composed of four-stage programmable gain amplifiers (PGAs),a differential peak detector,two comparators,a control algorithm logic,a decoder and the reference voltage source.Besides being controlled by an AGC loop,the gain of PGAs could alternatively be controlled by an off-chip digital baseband processor through the SPI interface.To obtain low power consumption and noise,an improved source degenerated amplifier is adopted,and the I/Q path phase mismatch within the 4±5° range is calibrated with 0.2° accuracy,Implemented in 65 nm CMOS,the measured PGA total gains range from 9.8 to 59.5 dB with an average step of 0.95 dB and simulated bandwidth of more than 110 MHz.The settling time is about 180 μs with 80% AM input with measured signal power from-76.7 to-56.6 dBm from a radio-frequency amplifier (RFA) input port,and also reduces to 90 μs with clock frequency doubling.The single AGC consumes almost 0.8 mA current from the 2.5-V supply and occupies an area of 750 × 300 μm2.关键词
AGC/hybrid/GNSS/PGAs/I/Q phase calibration/settling timeKey words
AGC/hybrid/GNSS/PGAs/I/Q phase calibration/settling time引用本文复制引用
Xu Yang,Chi Baoyong,Qi Nan,Wang Zhihua..A 2-mW 50-dB DR wideband hybrid AGC for a GNSS receiver in 65 nm CMOS[J].半导体学报(英文版),2012,33(7):94-101,8.基金项目
Project supported by the National Natural Science Foundation of China (Nos.60806008,61076029),the National High Technology Research and Development Program of China (No.2009AA011606),and the National Science and Technology Major Projects of China (No.2009ZX03007-001). (Nos.60806008,61076029)